Hewlett-Packard PA-64 Multiple Choice Questions:
Written By: Josh Madagan, Adam Gray, Christie Kummers

| <ol> <li>What type of branch prediction does PA-RISC 2.0 allow for?         <ul> <li>a. static</li> <li>b. dymanic</li> <li>c. both a &amp; b</li> <li>d. none of the above</li> </ul> </li> <li>Correct answer: c</li> </ol> |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| <ul> <li>2. Which version of PA-RISC architecture does all PA-8x00 processors use?</li> <li>a. PA-RISC 1.0</li> <li>b. PA-RISC 1.1</li> <li>c. PA-RISC 2.0</li> <li>d. PA-RISC 2.1</li> </ul> Correct answer: c               |
| 3. PA-RISC 2.0 processors can fetch how many instructions per cycle?  a. 1  b. 2  c. 3  d. 4                                                                                                                                  |
| Correct answer: d                                                                                                                                                                                                             |
| <ul> <li>4. How large is the L2 cache for the PA-8800?</li> <li>a. 64MB</li> <li>b. 32MB</li> <li>c. 16MB</li> <li>d. 8MB</li> </ul>                                                                                          |
| Correct answer: b.                                                                                                                                                                                                            |
| 5. The PA-RISC 2.0 processors implement which cache architecture?  a. Harvard b. von Neumann c. Crafton d. None of the above  Correct answer: a.                                                                              |
| Correct answer: a.                                                                                                                                                                                                            |

Below are the multiple choice questions (Broome-Kagarise-Overstron-Lindsay: Intel 8086):

## What is Op-code?

- a) The instruction that is to be executed (correct answer)
- b) The value in which an operation acts upon
- c) A mnemonic that defines a data size
- d) The compiled assembly code

What are the names of the 4 segment registers?

- a) Data, Index, Code, Stack
- b) Stack, Index, Extra, Code
- c) Stack, Data, Base, Counter
- d) Stack, Extra, Code, Data (correct answer)

How much memory space does the 8086 have?

- a) 256Kb
- *b)* 512Kb
- c) 1M (correct answer)
- d) 4M

How many bits wide is the address bus on the 8086 Processor?

- a) 8-Bits
- b) 16-Bits
- c) 20-Bits (correct Answer)
- d) 24-Bits

How many transistors does the 8086 have?

- a) 10,000
- b) 29,000 (correct Answer)
- c) 110,000
- d) 129,000

Here is our term project (Mittner-Paetz-Olschofka: Pentium 4 processors).

| 1.                  | A.<br>B.<br>C.<br>D.                                     | eneration chip is the Pentium 4 for the Intel central processing units? Seventh generation Eighth generation Ninth generation Tenth Generation answer: A              |  |
|---------------------|----------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| 2.                  | A.<br>B.<br>C.<br>D.                                     | need system buses can the Pentium 4 support?<br>800, 533, 400 megahertz<br>200, 400, 533 megahertz<br>400, 450, 600 megahertz<br>100, 200, 400 megahertz<br>answer: A |  |
| 3.                  | A)<br>B)<br>C)<br>D)                                     | uses this technique to write to the Hard Drive<br>Dumping<br>Stripping<br>Slapping<br>Mirroring<br>answer: B                                                          |  |
| 4.                  | Hyper-Threading turns a physical processor into how many |                                                                                                                                                                       |  |
| logical processors. |                                                          | ors.<br>1                                                                                                                                                             |  |
|                     | A)<br>B)                                                 | 2                                                                                                                                                                     |  |
|                     | ,                                                        | -<br>3                                                                                                                                                                |  |
|                     | -                                                        | 5                                                                                                                                                                     |  |
|                     | Correct answer: B                                        |                                                                                                                                                                       |  |
| 5.                  | A)<br>B)<br>C)<br>D)                                     | nm Process consists of<br>Strained Silicon<br>High-speed copper interconnects<br>"low-k" dielectric insulating material<br>All of the above<br>answer: D              |  |
| Questi              | ions for l                                               | Review (Prochnow, Femiano, Peppler, Boucher: Cray X-1):                                                                                                               |  |
| 1.) Ho              | w many i                                                 | multi-chip modules (MCM) are there on every node in the Cray X1?                                                                                                      |  |
|                     | a. 1                                                     |                                                                                                                                                                       |  |
|                     | b. 2                                                     |                                                                                                                                                                       |  |
|                     | c. 3                                                     |                                                                                                                                                                       |  |
|                     | d. 4                                                     |                                                                                                                                                                       |  |
| 2.) Ho              | w are th                                                 | ne multi-streaming processors cooled in the Cray X1?                                                                                                                  |  |
|                     |                                                          | ry are sprayed with Fluorinert                                                                                                                                        |  |
|                     |                                                          | y are cooled by fans                                                                                                                                                  |  |
|                     |                                                          | y are sprayed with water                                                                                                                                              |  |

- d. They are immersed in water
- 3.) What does it mean to say that the memory on the Cray X1 is globally addressable?
  - a. Any computer on the globe can access the memory
  - b. Any component on any node can access the memory on another node
  - c. The memory is in a centralized location and is accessed globally by the nodes
  - d. The memory address must be specified by a global addressing unit
- 4.) Which of the following is NOT a common application for the Cray X1 supercomputer
  - a. nuclear research and simulation
  - b. atmosphere forecast
  - c. commercial banking
  - d. cryptology
- 5.) Cray machines can be purchased in one of two types of cabinets, which are they?
  - a. air cooled and liquid cooled
  - b. air heated and liquid cooled
  - c. air cooled and liquid heated
  - d. air heated and liquid heated

## Answers to Questions

- 1.) d
- 2.) a
- 3.) b
- 4.) c
- 5.) a

(O'Malley, Lenhardt, Payne, Taylor: Intel Processors)

The 4004 microrprocessor was released in the year of:

- a.) 1964
- b.) 1968
- c.) 1972
- d.) 1971
- e.) 1974
- f.) 1978

The answer is c.

The 8086/8088 used two processoring units which were known as:

a.) Left and Right Units

- b.) Segment and Offset Units
- c.) Bus Unit and Execution Interface Unit
- d.) ALU and Control Unit
- e.) Bus Interface Unit and Execution Unit

The answer is e.

The designer of the 4000 chip set was:

- a.) Marcian Hoff
- b.) Jack Kilby
- c.) Bill Gates
- d.) Federico Faggin
- e.) John Rogers

The answer is d.

The 8086 was how many bit processor?

- a.) 4
- b.) 8
- c.) 16
- d.) 32
- e.) 64

The answer is c.

The first processor to include Virtual memory in the Intel microprocessor family was:

- a.) 4004
- b.) 8008
- c.) 8080
- d.) 8088
- e.) 80286
- f.) 80386
- g.) 80486
- h.) Pentium
- i.) Pentium Pro

The answer is e.

Exam questions K(Kopek, Snead, Kenny, Casbeer: AMD-64 and Intel IA-64):

- 1. AMD 64 is based upon which architecture?
  - a. IA-64 architecture

- b. X86 architecture
- c. CISC architecture
- d. XMM architecture
- e. None of the above

Answer: B

- 2. AMD 64 supports 2 main operating modes for which type of operating systems and applications:
  - a. 64-bit and 32-bit
  - b. 32-bit and 16-bit
  - c. 64-bit and 8-bit
  - d. 8-bit and 16-bit
  - e. 32-bit and 8-bit

Answer: A

- 3. Which technology allows faster bus speeds on the AMD 64?
  - a. AGP-BUS
  - b. PCI-BUS
  - c. Supertransport
  - d. Hypertransport
  - e. None of the Above

Answer: D

- 4. Which type of Processing do the EPIC instructions in the Intel Itanium use?
  - a. Serial Processing
  - b. Parallel Processing
  - c. Mixed
  - d. None of the Above

Answer: B

- 5. Intel Itanium processors are designed for
  - a. Servers and personal computers
  - b. Servers only
  - c. Personal computers only
  - d. Calculators

Answer: B

Here are the 5 multiple choice questions omano-Kennedy-Robertson: Chipsets for Intel & AMD):

- 1) Which chipset manufacturer was not given a license to manufacture Pentium 4 and suffered legal consequences?
  - A) 5i5
  - B) VIA
  - C) nVidia
  - D) AMD

(Answer: B)

- 2) What chipset was adapted for Xeon use but was only intended to be used for Pentium 4 Processors?
  - A) 845G
  - B) E7505
  - C) 875P
  - D) VIA K8T800

(Answer: C)

- 3) Which of these is NOT true? The chipset integrates features that determine:
  - A) The maximum wattage for the power supply
  - B) The size of the L2 cache
  - C) The internal clock speed capabilities
  - D) The types of expansion slots available (Answer: A)
- 4) Name one of the two properties determined by the chipset that provides the CPU with its speed capabilities.
  - A) Front Side Bus speed and the processor multiplier
  - B) amount of cacheable memory and size of cache
  - C) width of PCI bus and width of memory bus
  - D) number of expansion slots and peripheral devices (Answer: A)
- 5) Which chipset used hub architecture:
  - A) Triton 430FX
  - B) Triton 430TX
  - C) 430LX
  - D) 820

(Answer: D)

(Stenger-Greenfield-Ting-Pozun: PCI Bus):

1. What is a feature of the PCI bus? a)Extended System Configuration Data b)Burst Mode\* c)Direct Memory Access d)None of the above 2. What layer in the PCI Express Architecture allows for Qo5 to take place? a)Physical b)Link\* c)Transaction d)Software 3. The PCI Bus Architecture is based on two existing architectures which of the following is one of them? a)AGP Bus b)Data Bus c)VESA Local Bus\* d)Front Side Bus 4. What operating system supports Plug and Play? a)Linux b)Windows\* c)Unix d)052 5. What is the Voltage standard for PCI? a)3.3 *b)5* c)2.3 d)more than one of the above\*